iC-HF preliminary 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER



Rev D3, Page 1/41

#### FEATURES

- Versatile 3+3 channel RS-422 line driver/receiver
- ♦ Pin configured as 6-ch. driver, or 3+3/4+2 ch. driver/receiver
- ♦ Pin configured as driver (6x) or driver/receiver (3x/3x or 4x/2x)
- Supports BiSS bus structure and BiSS bus loopback
- Unique *Encoder Link* mode: analog switches to bridge 9 lines
- Differential short-circuit-proof push-pull outputs
- Source/sink driving capability of 30 mA typ. at 3 V
- Reduced EMI due to output current limitation
- Output shutdown with undervoltage and overtemperature
- Suits various line impedances, allows  $120 \Omega$  termination
- ♦ TTL-compatible hysteresis inputs
- Up to 10 MHz input/output frequency
- Open-drain error message output (NERR)
- Reverse polarity protection
- Reverse pol. protection of periphery by supply switch (60 mA)
- ♦ Operation from 3.0 V to 5.5 V
- Operating temperature range of -40 °C to +125 °C
- Space-saving 32-pin QFN package



**APPLICATIONS** 

۵

Differential cable driver

Control engineering

Motion control encoders

Microcontroller peripheries
BiSS Interface bus structures



Rev D3, Page 2/41

Haus

#### DESCRIPTION

iC-HF is a robust line driver for industrial 5 V control applications featuring six differential output channels.

Single-ended, TTL-compatible input signals are transmitted as differential, 5 V RS-422 output signals at a rate up to 10 MHz. The push-pull driver stages typically provide 40 mA, present low saturation voltage, are current limited for reduced EMI emissions, and short-circuit-proof.

iC-HF is protected against reverse polarity connection, disabling internal supply voltage and setting output channels to high impedance when reverse polarity connection is detected. It offers a power-good switch, delivering up to 60 mA, that allows extended reverse polarity protection for connected sensors.

iC-HF supports *Encoder Link*. In this configuration input signals are directly linked to output pins. Ana-

log signals from sensors can be accessed directly at output pins from iC-HF, allowing sensor calibration and alignment. Up to 9 channels can be configured as *Encoder Link*. Entering and exiting Encoder Link configuration requires no additional line.

BiSS/SSI communication is supported through RS-422 standard physical layer. iC-HF can also be included in a *BiSS bus structure*, and it can be configured as a bus termination node (*BiSS bus loopback*).

iC-HF protects against undervoltage and overtemperature events. Output channels are left in high impedance upon any of these events, and an error is signaled through the open drain output NERR. NERR is short-circuit protected.

Error signaling from sensor can be transferred via NERRI/NERR pins.

iC-HF 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

#### Rev D3, Page 3/41

## CONTENTS

| PACKAGING INFORMATION         | 4  |
|-------------------------------|----|
| PIN CONFIGURATION QFN32-5x5   |    |
| (topview)                     | 4  |
| PACKAGE DIMENSIONS            | 5  |
| ABSOLUTE MAXIMUM RATINGS      | 6  |
| THERMAL DATA                  | 6  |
| ELECTRICAL CHARACTERISTICS    | 7  |
| CHANNEL DESCRIPTION           | 10 |
| Unidirectional channel        | 10 |
| Bidirectional channel         | 10 |
| FUNCTION DESCRIPTION          | 12 |
| A/B/Z and U/V/W Mode          | 12 |
| A/B/Z and BiSS/SSI mode       | 12 |
| BiSS bus structure            | 13 |
| BiSS bus loopback             | 15 |
| INTERNAL PROTECTION AND ERROR |    |
| SIGNALING                     | 18 |
| REVERSE POLARITY PROTECTION   | 19 |

| ENCODER LINK SEQUENCE                                        | 22 |
|--------------------------------------------------------------|----|
| iC-PTxxyy/ iC-PT-Hxxyy mode control                          | 23 |
| <b>RS-422 RECEIVER CONFIGURATION</b>                         | 24 |
| Possible voltage ranges of RS-422                            | 24 |
| Unused/open RS-422 input pins                                | 25 |
| APPLICATION EXAMPLES                                         | 26 |
| iC-PTxxyy/ iC-PT-Hxxyy                                       | 26 |
| iC-MH16, iC-MH8, iC-MHM                                      | 28 |
| iC-MU                                                        | 30 |
| iC-NQC                                                       | 34 |
| ADDITIONAL EXAMPLES                                          | 35 |
| 8 lines encoder operation for ABZ, BiSS and 5 V power supply | 35 |
| iC-MU with P2P BiSS and iC-HF in <i>Encoder Link State</i>   | 36 |
| iC-LNB with SPI and iC-HF in <i>Encoder Link</i> State       | 37 |
| DESIGN REVIEW                                                | 38 |
| REVISION HISTORY                                             | 39 |

## iC-HF preliminary 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

Rev D3, Page 4/41

Haus

#### **PACKAGING INFORMATION**

## PIN CONFIGURATION QFN32-5x5 (topview)



#### PIN FUNCTIONS No. Name Function

| 1  | X5     | Channel 5 positive input        |
|----|--------|---------------------------------|
| 2  | X4     | Channel 4 positive input        |
| 3  | X3     | Channel 3 positive input        |
| 4  | NX3    | Channel 3 negative input        |
| 5  | OEN    | Output Enable input             |
| 6  | X2     | Channel 2 positive input        |
| 7  | NX2    | Channel 2 negative input        |
| 8  | X1     | Channel 1 positive input        |
| 9  | NX1    | Channel 1 negative input        |
| 10 | Q1     | Channel 1 positive output       |
| 11 | NQ1    | Channel 1 negative output       |
| 12 | Q2     | Channel 2 positive output       |
| 13 | NQ2    | Channel 2 negative output       |
| 14 | Q3     | Channel 3 positive output       |
| 15 | NQ3    | Channel 3 negative output       |
| 16 | NERRI  | Error Input (low active)        |
| 17 | ECM    | Enable Encoder Link State input |
| 18 | VDD    | Power Supply Voltage            |
| 19 | VDDS   | Switched Power Supply output    |
| 20 | GND    | Ground                          |
| 21 | GNDS   | Switched Ground output          |
| 22 | FMSEL2 | Function Mode Select 2 input    |
| 23 | FMSEL1 | Function Mode Select 1 input    |
| 24 | PTC    | PT configuration output         |
| 25 | NERR   | Error Output (low active)       |
| 26 | NQ6    | Channel 6 negative output       |
| 27 | Q6     | Channel 6 positive output       |
| 28 | NQ5    | Channel 5 negative output       |
| 29 | Q5     | Channel 5 positive output       |
| 30 | NQ4    | Channel 4 negative output       |
| 31 | Q4     | Channel 4 positive output       |
| 32 | X6     | Channel 6 positive input        |
| ΒP |        | Backside Paddle (GNDS)          |

The pin directions input and output are related to default operation, not to Encoder Link State or operational mode.

IC top marking: <P-CODE> = product code, <A-CODE> = assembly code (subject to changes), <D-CODE> = date code (subject to changes); The Backside Paddle must be connected to GNDS.



Rev D3, Page 5/41

**C**Haus

#### PACKAGE DIMENSIONS



drb\_qfn32-5x5-6\_pack\_1, 10:1

Rev D3, Page 6/41

**Haus** 

### **ABSOLUTE MAXIMUM RATINGS**

Beyond these values damage may occur; device operation is not guaranteed.

| ltem | Symbol | Parameter                                                                                                    | Conditions                                  |      |         | Unit |
|------|--------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------|------|---------|------|
| No.  |        |                                                                                                              |                                             | Min. | Max.    |      |
| G001 | V(VDD) | Voltage at VDD                                                                                               |                                             | -6   | 6       | V    |
| G002 | I(VDD) | Current in VDD                                                                                               |                                             | -20  | 600     | mA   |
| G003 | Vin    | Voltage at NERR, X1 … X6, NX1<br>… NX6, PTC, ECM, NERRI, FMSEL1,<br>FMSEL2, OEN, Q1Q6, NQ1NQ6,<br>VDDS, GNDS |                                             | -0.3 | VDD+0.3 | V    |
| G004 | I(GND) | Current in GND                                                                                               |                                             | -600 | 20      | mA   |
| G005 | I()    | Current in VDDS, GNDS                                                                                        |                                             | -70  | 70      | mA   |
| G006 | I()    | Current in X1 … X6, NX1 … NX3, PTC,<br>ECM, NERRI, FMSEL1, FMSEL2, OEN                                       |                                             | -4   | 4       | mA   |
| G007 | l()    | Current in Q1 Q6, NQ1 NQ6                                                                                    |                                             | -60  | 60      | mA   |
| G008 | I()    | Current in NERR                                                                                              |                                             | 0    | 30      | mA   |
| G009 | Vd()   | ESD Susceptibility at All Pins                                                                               | HBM 100 pF discharged through 1.5k $\Omega$ |      | 4       | kV   |
| G010 | Tj     | Junction Temperature                                                                                         |                                             | -40  | 150     | °C   |
| G011 | Ts     | Storage Temperature Range                                                                                    |                                             | -40  | 150     | °C   |

#### THERMAL DATA

Operating Conditions: VDD = 3 ... 5.5 V

| Item | Symbol | Parameter                           | Conditions |      |      |      | Unit |
|------|--------|-------------------------------------|------------|------|------|------|------|
| No.  | -      |                                     |            | Min. | Тур. | Max. |      |
| T01  | Та     | Operating Ambient Temperature Range |            | -40  |      | 125  | °C   |

Rev D3, Page 7/41

## **ELECTRICAL CHARACTERISTICS**

| Operating Conditions: Tj=-40 °C 125 °C, VDD = 3 5.5 V, unless otherwise stated |               |                                                                                                                  |                                                                            |      |          |            |          |
|--------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------|----------|------------|----------|
| ltem<br>No.                                                                    | Symbol        | Parameter                                                                                                        | Conditions                                                                 | Min. | Тур.     | Max.       | Unit     |
| Total I                                                                        | Device        | 1                                                                                                                | 1                                                                          |      | ,        | ,          |          |
| 001                                                                            | V(VDD)        | Permissible Supply Voltage                                                                                       |                                                                            | 3    |          | 5.5        | V        |
| 002                                                                            | I(VDD)        | Supply Current                                                                                                   | no load, VDD = 5.5 V<br>no load, VDD = 3 V                                 |      | 1.6<br>1 | 2.5<br>1.8 | mA<br>mA |
| 003                                                                            | I(VDDS)       | Permissible Load Current VDDS                                                                                    |                                                                            | -60  |          | 0          | mA       |
| 004                                                                            | I(GNDS)       | Permissible Load Current GNDS                                                                                    |                                                                            | 0    |          | 60         | mA       |
| 005                                                                            | Toff          | Overtemperature Shutdown                                                                                         | Increasing temperature Tj                                                  | 135  |          | 185        | °C       |
| 006                                                                            | V(VDD)on      | Turn-On Threshold                                                                                                | Increasing VDD                                                             | 2.1  |          | 2.9        | V        |
| 007                                                                            | V(VDD)off     | Turn-off Threshold                                                                                               | Decreasing VDD                                                             | 2.1  |          | 2.9        | V        |
| 008                                                                            | V(VDD)hys     | Power-on Hysteresis                                                                                              | -                                                                          |      | 3        |            | mV       |
| 009                                                                            | Vcz()hi       | Clamp Voltage hi at X1 … X3,<br>NX1 … NX3, Q1 … Q6, NQ1<br>… NQ6, VDDS                                           |                                                                            | 7    |          |            | V        |
| 010                                                                            | Vc()hi        | Clamp-Voltage hi at ECM, OEN,<br>FMSEL1, FMSEL2, NERRI                                                           | Vc()hi = V() - V(VDD), I() = 0.2 mA                                        | 0.3  |          | 1.5        | V        |
| 011                                                                            | Vc()hi        | Clamp-Voltage hi at Inputs X4<br>X6, PTC                                                                         | Vc()hi = V() - V(VDD), I() = 1 mA                                          | 0.3  |          | 1.5        | V        |
| 012                                                                            | Vc()lo        | Clamp Voltage Io at X1 X6,<br>NX1 NX3, PTC, ECM, OEN,<br>FMSEL1, FMSEL2, NERRI,<br>NERR, Q1 Q6, NQ1 NQ6,<br>VDDS | I() = -1 mA                                                                | -1.5 |          | -0.3       | V        |
| Digita                                                                         | I Inputs X1 . | X6, ECM, NERRI, OEN, FMSEL                                                                                       | .1, FMSEL2                                                                 |      |          |            |          |
| 101                                                                            | Vt()hi        | Input Threshold Voltage hi                                                                                       | Channel as output driver                                                   |      |          | 2          | V        |
| 102                                                                            | Vt()lo        | Input Threshold Voltage lo                                                                                       | Channel as output driver                                                   | 0.8  |          |            | V        |
| 103                                                                            | Vt()hys       | Input Hysteresis                                                                                                 | Channel as output driver                                                   | 110  | 280      |            | mV       |
| 104                                                                            | lpd()         | Input Pull-Down Current                                                                                          | Channel as output driver<br>V() = 0.4 V VDDS                               | 4    | 60       | 220        | μA       |
| 105                                                                            | tdmax()       | Maximum delay from Sin-<br>gle-Ended Input to RS422 output                                                       |                                                                            |      | 30       |            | ns       |
| Digita                                                                         | Outputs X4    | 4, X5, X6                                                                                                        |                                                                            |      |          |            |          |
| 201                                                                            | lsc()lo       | Output Short Circuit lo                                                                                          | Channel as RS-422 receiver<br>V() = VDDS<br>OEN = 1                        | 8    |          | 100        | mA       |
| 202                                                                            | lsc()hi       | Output Short Circuit hi                                                                                          | Channel as RS-422 receiver<br>V() = GNDS<br>OEN = 1                        | -100 |          | -8         | mA       |
| 203                                                                            | Vs()lo        | Output Saturation Voltage lo                                                                                     | Channel as RS-422 receiver<br>I() = 3 mA<br>Vs()= V() - V(GNDS)<br>OEN = 1 |      |          | 400        | mV       |
| 204                                                                            | Vs()hi        | Output Saturation Voltage hi                                                                                     | Channel as RS-422 receiver<br>I() = -3 mA<br>Vs()= VDDS - V()<br>OEN = 1   |      |          | 400        | mV       |
| 205                                                                            | tr()          | Rise Time                                                                                                        | Channel as RS-422 receiver<br>Cext = 50 pF<br>OEN = 1                      |      |          | 20         | ns       |
| 206                                                                            | tf()          | Fall Time                                                                                                        | Channel as RS-422 receiver<br>Cext = 50 pF<br>OEN = 1                      |      |          | 20         | ns       |

Rev D3, Page 8/41

## **ELECTRICAL CHARACTERISTICS**

| Opera       | ting Conditio      | ons: Tj=-40 °C 125 °C, VDD = 3 .                        | 5.5 V, unless otherwise stated                                                                                          |      |      |          |          |
|-------------|--------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|------|------|----------|----------|
| ltem<br>No. | Symbol             | Parameter                                               | Conditions                                                                                                              | Min. | Тур. | Max.     | Unit     |
| Analo       | g Inputs/Ou        | itputs                                                  |                                                                                                                         |      |      |          |          |
| 301         | Ron                | ON Resistance at X1 X6, NX1<br>NX3                      | Channel in Encoder Link State                                                                                           |      | 110  | 400      | Ω        |
| 302         | l(max)             | Maximum Direct Current                                  | Channel in Encoder Link State                                                                                           |      |      | 1        | mA       |
| 303         | llk()              | Leakage Current at X1 X6,<br>NX1 NX3, Q1 Q6, NQ1<br>NQ6 | Channel in Encoder Link State                                                                                           | -35  | 0    | 35       | μA       |
| 304         | f(COMM)            | Communication Frequency at X1<br>X6, NX1NX3             | Channel in Encoder Link State                                                                                           |      |      | 10       | MHz      |
| NERR        | Output             |                                                         |                                                                                                                         |      |      |          |          |
| 401         | INERR()            | Current in NERR                                         | V(NERR) < 0.5 V, error                                                                                                  | 4    |      | 25       | mA       |
| 402         | Vs()lo             | Saturation Voltage lo                                   | I(NERR) = 4mA                                                                                                           |      |      | 0.5      | V        |
| RS-42       | 2 Inputs Q4        | /NQ4 Q6/NQ6                                             |                                                                                                                         |      |      |          |          |
| 501         | Ri                 | Input Resistance                                        | Channel configuration as RS-422 Receiver<br>Vi(Qx)= 0 5.5 V<br>Vi(NQx)= 0 V<br>$Ri = \frac{5.5}{\Delta IQx}$<br>OEN = 1 | 1    |      |          | kΩ       |
| 502         | Vi(Qx),<br>Vi(NQx) | Input Voltage                                           | Channel configuration as RS-422 Receiver<br>OEN = 1                                                                     | 0    |      | VDD      | V        |
| 503         | Vid()              | Differential Input Voltage                              | Channel configuration as RS-422 Receiver<br>  <i>Vid</i> ()  =   <i>Vip</i> () - <i>Vin</i> () <br>OEN = 1              | 0.05 |      | VDD/2    | V        |
| 504         | Vic()              | Common-Mode Input Voltage                               | Channel configuration as RS-422 Receiver<br>Vic() = $\frac{Vi\rho()-Vin()}{2}$<br>OEN = 1                               | 0.8  |      | VDD      | V        |
| 505         | Vid()hys           | Differential Input Voltage<br>Hysteresis                | Channel configuration as RS-422 Receiver<br>OEN = 1                                                                     | 0.5  |      | 8        | mV       |
| 506         | f(max)             | Maximum Communication<br>Frequency                      | Channel configuration as RS-422 Receiver<br>OEN = 1<br>R Termination = $120 \Omega$                                     | 10   |      |          | MHz      |
| 507         | tdmax()            | Maximum delay from RS422 input to Single-Ended Output   |                                                                                                                         |      | 40   |          | ns       |
| Line [      | Driver Outpu       | uts Q1/NQ1 Q6/NQ6                                       | ·                                                                                                                       |      |      |          |          |
| 601         | Icex               | Output Leakage Current                                  | OEN = 0                                                                                                                 | -35  | 0    | 35       | μA       |
| 602         | Vs()hi             | Saturation Voltage hi                                   | Vs() = VDD - V(); I() = -20 mA<br>OEN = 1                                                                               |      |      | 800      | mV       |
| 603         | Vs()lo             | Saturation Voltage lo                                   | Vs() = V(); I() = 30 mA<br>OEN = 1                                                                                      |      |      | 800      | mV       |
| 604         | lsc()lo            | Short-Circuit Current lo at output driver               | V() = V(VDD)<br>OEN = 1                                                                                                 | 30   |      | 65       | mA       |
| 605         | lsc()hi            | Short-Circuit Current Hi at output driver               | V() = V(GND)<br>OEN = 1                                                                                                 | -45  |      | -20      | mA       |
| 606         | f(max)             | Maximum Output Frequency                                | Load = 120 Ω                                                                                                            | 10   |      |          | MHz      |
| 607         | tr()               | Rise Time                                               | RL = $120 \Omega$ in-between Qx and NQx;<br>VDD = $5.5 V$<br>VDD = $3 V$                                                |      |      | 15<br>20 | ns<br>ns |
| 608         | tf()               | Fall Time                                               | RL = 120 Ω in-between Qx and NQx;<br>VDD = 5.5 V<br>VDD = 3 V                                                           |      |      | 15<br>20 | ns<br>ns |

Rev D3, Page 9/41

### **ELECTRICAL CHARACTERISTICS**

| Operat | ting Conditio | ns: Tj=-40 °C 125 °C, VDD = 3 .   | 5.5 V, unless otherwise stated    |      |      |      |       |
|--------|---------------|-----------------------------------|-----------------------------------|------|------|------|-------|
| Item   | Symbol        | Parameter                         | Conditions                        |      |      |      | Unit  |
| No.    |               |                                   |                                   | Min. | Тур. | Max. |       |
| Rever  | se Polarity I | Protection and Supply Switches    | VDDS, GNDS                        |      |      |      |       |
| 701    | Vs()          | Saturation Voltage VDD,           | I(VDDS) = -20 0 mA                |      |      | 150  | mV    |
|        |               | Vs(VDDS) = VDD - V(VDDS)          | I(VDDS) = -6020 mA                |      |      | 250  | mV    |
| 702    | Vs()          | Saturation Voltage GND,           | I(GNDS) = 0 20 mA                 |      |      | 150  | mV    |
|        |               | Vs(GNDS) = V(GNDS) - GND          | I(GNDS) = 20 60 mA                |      |      | 250  | mV    |
| 703    | Irev(VDD)     | Reverse-Polarity Current          | V(VDD) = -5.5V3 V                 | -1   |      | 0    | mA    |
| Encod  | ler Link Seq  | uence                             |                                   |      |      |      |       |
| 801    | Vt()hi        | Input Voltage Level hi at Q1, NQ1 |                                   |      |      | 80   | %VDD  |
| 802    | Vt()lo        | Input Voltage Level lo at Q1, NQ1 |                                   | 20   |      |      | %VDD  |
| 803    | ts            | Valid State Duration Time         |                                   | 49   | 50   | 52   | μs    |
| 804    | $\Delta$ ts   | Max State Time Variation          | ts = 50 μs                        | -500 |      | 200  | ns    |
| 805    | llk()         | Leakage Current                   | voltage reversal                  | -1   |      | 1    | μA    |
| Confiç | juration Out  | tput, pin PTC                     | <u> </u>                          |      |      |      |       |
| 901    | Vptc()        | Configuration Output Voltage      | Encoder Link State                | 45   | 50   | 55   | %VDDS |
|        |               |                                   | C <sub>PTC</sub> = 10 nF optional |      |      |      |       |
| 902    | llk()         | Leakage Current                   | no Encoder Link State             | -10  |      | 10   | μA    |

Rev D3, Page 10/41

ICUS

#### **CHANNEL DESCRIPTION**

iC-HF is a 6-channel RS-422 line driver. There are two types of channels:

- unidirectional channel
- bidirectional channel

#### **Unidirectional channel**

Channels 1, 2 and 3 are unidirectional channels. These channels can work under unidirectional RS-422 driver configuration or under *Encoder Link State*.



Figure 1: Unidirectional channel

When the channel works as unidirectional RS-422 driver, single ended input signals at Xi pins are converted into differential output signals at Qi/NQi outputs. Output signals follow RS-422 protocol. Differential output drivers are tristate drivers. OEN pin must be set hi to enable differential output signals, otherwise they will remain in high impedance state. More information on the internal signal TRI and the output drivers in high impedance can be found on page 18.

A pull-down resistor is present at the inputs, and incoming signals at Xi pins must be TTL-compatible. In unidirectional driver configuration, signals at NXi pins are disabled. The equivalent circuit can be found in figure 2.



Figure 2: Equivalent circuit of unidirectional RS-422 driver channel

When the channel is in *Encoder Link State*, signals present at input pins Xi are bypassed and directly connected to output pins Qi. Signals at NXi are bypassed too to output pins NQi. Unidirectional channels in *Encoder Link State* present two bypassed lines.

The input stage and the input pull-down resistor and the output stage are disabled in *Encoder Link State*.

This configuration is useful for calibrating sensors. Analog signals from the sensor can be directly accessed from pins Qi/NQi. More information on the *Encoder Link State* on page 22.



Figure 3: Equivalent circuit of 1 channel (2 lines) in Encoder Link State

#### **Bidirectional channel**

Channels 4, 5 and 6 are bidirectional channels. These channels can work under bidirectional RS-422 driver configuration or under Encoder Link state.



Figure 4: Bidirectional channel

When the channel is a bidirectional RS-422 driver, it can work as a transmitter or as a receiver. It cannot work simultaneously in both modes, each working mode corresponds to a specific configuration of the channel.

If the channel is a transmitter, single ended signals at input pins Xi are converted into differential output signals at Qi/NQi outputs. Outputs signals follow RS-422 protocol. A pull-down resistor is present at the inputs, and incoming signals at Xi pins must be TTL compatible. The equivalent circuit can be found in figure 5. Similarly to unidirectional channels, OEN pin must be set hi to enable differential output signals, otherwise they will remain in high impedance state. More information on output drivers in high impedance can be found on page 18.





Figure 5: Equivalent circuit of RS-422 transmitter

If the channel is a receiver, differential input signals at pins Qi/NQi are converted into single ended signals at Xi outputs. Incoming differential signals should follow RS-422 protocol. External resistors may be required to adapt signal voltage levels to iC-HF internal voltages. More information on the RS-422 receiver on page 24.

Output Enable bit OEN must be set hi in order enable the single ended output driver. With OEN = 0, the driver is left in high impedance.

In RS-422 receiver configuration the pull-down resistor is disabled and the differential output driver is left in high impedance.



Figure 6: Equivalent circuit of RS-422 receiver

If the channel is in *Encoder Link State*, signals present at input pins Xi are bypassed and directly connected to output pins Qi. Bidirectional channels in *Encoder Link State* present one bypassed line. Pull-up resistors and the output drivers are disabled. No signal is connected to NQi pins.



Figure 7: Equivalent circuit of one line in *Encoder Link State* 

Rev D3, Page 12/41

Haus

#### FUNCTION DESCRIPTION

iC-HF has 4 function modes. Each function mode combines the unidirectional and bidirectional channels with a specific configuration. iC-HF can be operated as a six channel line driver, as a 6 lines transceiver with BiSS/SSI connectivity or as a bus capable BiSS slave transceiver inserted in a *BiSS bus structure*. The 4 function modes are the following:

- A/B/Z and U/V/W
- A/B/Z and BiSS/SSI
- BiSS bus structure
- BiSS bus loopback

Selection of iC-HF's function mode is set by the pins FMSEL2 and FMSEL1:

#### A/B/Z and U/V/W Mode

If FMSEL2 = 0 and FMSEL1 = 0, iC-HF is configured in A/B/Z and U/V/W mode. A/B/Z and U/V/W mode is the default mode. In this mode all 6 channels work as line drivers. Single ended input signals at pins X1 to X6 are converted into differential output signals at pins Q1/NQ1 to Q6/NQ6. Output signals follow RS-422 standard.

Output Enable pin "OEN" must be set hi to enable differential output signals. When working as 6-channel line driver, pins NX1 to NX3 are disabled. An example of iC-HF working as a 6-channel line driver is presented in figure 8.



Figure 8: *A/B/Z and U/V/W* mode, 6 channel line driver

In *A/B/Z and U/V/W* mode it is possible to enter *Encoder Link State*. If *Encoder Link State* in this mode is entered, signals at pins X1 to X6 are directly linked to output pins Q1 to Q6. Input signals at pins NX1 to NX3 are also linked to output pins NQ1 to NQ3. Alto-

| FMSEL2 FMSEL1 |   | MODE               |
|---------------|---|--------------------|
| 0             | 0 | A/B/Z and U/V/W    |
| 0             | 1 | A/B/Z and BiSS/SSI |
| 1             | 1 | BiSS bus structure |
| 1             | 0 | BiSS bus loopback  |

Table 4: Mode Configurations

FMSELx pins include pull-down resistors. When there is no external connection to FMSELx pins, A/B/Z and U/V/W is the default selected mode.

gether, 9 lines are available in *A/B/Z and U/V/W* mode in *Encoder Link State*.

To enter *Encoder Link State*, ECM pin must be set hi and two signals must be input at pins Q1 and NQ1 following a specific timing sequence. This timing sequence is called *Encoder Link Sequence*. More information about entering *Encoder Link State* on page 22.



Figure 9: *A/B/Z and U/V/W* mode, 9 lines in *Encoder Link State* 

#### A/B/Z and BiSS/SSI mode

If FMSEL2=0 and FMSEL1=1, iC-HF is configured in *A/B/Z and BiSS/SSI* mode. In *A/B/Z and BiSS/SSI* Mode channels 1, 2 and 3 work as line drivers, similar to *A/B/Z and U/V/W* mode.

Channels 4, 5 and 6 are used for implementing BiSS/SSI communication in RS-422. This allows com-

## iC-HF 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

municating with a sensor using BiSS protocol and RS-422 physical layer, suitable for industrial environments. The sensor's BiSS lines should be connected to pins X4, X5 and X6 of iC-HF. The BiSS/SSI master must use pin pairs Q4/NQ4, Q5/NQ5 and Q6/NQ6 for BiSS communication.

Channel 4 is configured as an RS-422 output driver and carries SLO signal. SLO from the sensor in single ended form must be connected to input pin X4. The signal SLO will be delivered by pins Q4/NQ4 to the master following the RS-422 standard.

Channels 5 and 6 are configured as RS-422 input drivers. Channel 5 carries MA signal and delivers it to the sensor through pin X5 in a single ended signal. Channel 6 does the same with SLI signal.



Figure 10: *A/B/Z and BiSS/SSI* mode, 3 channels line driver

In *A/B/Z* and *BiSS/SSI* mode it is possible to enter *Encoder Link State*. Only channels 1, 2 and 3 can enter Encoder Link state in this mode. Signals at pins X1 to X3 are directly linked to output pins Q1 to Q3 and signals at pins NX1 to NX3 to output pins NQ1 to NQ3. Altogether, 6 lines are available in *A/B/Z* and *BiSS/SSI* mode under *Encoder Link State*.



Figure 11: A/B/Z and BiSS/SSI mode, 6 lines in Encoder Link State

To enter *Encoder Link State*, ECM pin must be set hi and two signals must be input at pins Q1 and NQ1 following a specific timing sequence. This timing sequence is called the *Encoder Link Sequence*. For more information about entering *Encoder Link State* on page 22.

#### **BiSS bus structure**

If FMSEL2 = 1 and FMSEL1 = 1, iC-HF is configured in *BiSS bus structure* mode. This mode allows to communicate with a sensor BiSS and including the sensor in a BiSS bus structure/topology. Signals will follow RS-422 protocol, making it suitable for industrial environments. For using this mode it is necessary that the sensor connected to iC-HF has an BiSS bus compatible interface.

In *BiSS bus structure* mode each differential channel carries a specific line from BiSS bus:

| Channel Number | Input/Output | <b>BiSS Signal</b> |
|----------------|--------------|--------------------|
| 1              | output       | MA output          |
| 2              | output       | SLO                |
| 3              | output       | SL output          |
| 4              | input        | MA input           |
| 5              | input        | SLI                |
| 6              | input        | SL input           |

Table 5: Differential channel function in *BiSS bus structure* mode

#### Rev D3, Page 13/41



Figure 12: BiSS bus structure mode

In *BiSS bus structure* mode it is possible to enter *Encoder Link State*. Only channels 1, 2 and 3 can enter Encoder Link state in this mode. Signals at pins X1 to X3 are directly linked to output pins Q1 to Q3 and signals at pins NX1 to NX3 to output pins NQ1 to NQ3. Altogether, 6 lines are available in *BiSS bus structure* mode under *Encoder Link State*, as it is shown in Figure 13.

### Rev D3, Page 14/41



Figure 13: *Encoder Link State* in *BiSS bus structure* mode

Figure 14 shows an example of connecting several sensor nodes in a *BiSS bus structure* using iC-HF. The location of the channels has been modified in the picture to have a clearer view of the data flow in the bus.

In the example, the slave nodes do not have SLo and SLi pins. Therefore, pins X3 and X6 should be externally connected to allow proper data flow.

## iC-HF 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

Rev D3, Page 15/41



Figure 14: Several slave nodes in BiSS bus structure

#### **BiSS bus loopback**

If FMSEL2 = 1 and FMSEL1 = 0, iC-HF is configured in *BiSS bus loopback* mode. This mode is a particular case of *BiSS bus structure* mode, where iC-HF is operated as the termination node/loopback of the BiSS bus.

*BiSS bus loopback* allows addressing the case where the BiSS Bus is damaged. If the bus is somehow damaged, e.g. a broken wire, data will be interrupted and no communication will be possible. The last node previous to the point of damage can be configured as a termination node of the BiSS bus by setting FMSEL = 0, avoiding the need of re-wiring last node's output channels. Therefore communication between nodes before the damage point will still be possible. iC-HF does not detect a BiSS bus structure damage nor activate automatically the *BiSS bus loopback*.

When the iC-HF is configured as a termination node of the BiSS bus, some channels configurations are changed with respect to *BiSS bus loopback* mode. Channel 1 is disabled and pins Q1/NQ1 will be in high impedance. The clock input signal MA entering channel 4 is no longer transmitted along the bus through channel 1.

Output signals from channel 2 will also be disabled, setting Q2/NQ2 to high impedance. Input signals at X2 will be internally connected to channel 3 and output through pins Q3/NQ3. The data input signal SLI entering channel 5 is no longer transmitted through SLO at channel 2. The data input signal SLI is transmitted through signals SLo at channel 3.

Input signals at X3 are disabled. The data return input signals SLi at channel 6 will no longer be transmitted through channel 3.

Table 6 summarizes each differential channel's function in this mode.

| Channel Number | Input/Output | <b>BiSS Signal</b> |
|----------------|--------------|--------------------|
| 1              | disabled     | -                  |
| 2              | disabled     | -                  |
| 3              | output       | SL output          |
| 4              | input        | MA input           |
| 5              | input        | SLI                |
| 6              | input        | -                  |

Table 6: Differential channel function in *BiSS bus loop-back* mode



Figure 16: *Encoder Link State* in *BiSS bus loopback* mode

Figure 17 shows an example of several sensor nodes in BiSS bus using each iC-HF for a bus capable transceiver. The location of the channels has been modified in the picture to have a clearer view of the data flow in the bus.

The example shows the case of a broken cable. The node in the middle is configured as the bus terminator. Data flow occurs from left to right. When reaching the middle node, it goes back in the left direction.

The slave nodes typically do not have SLo and SLi pins. Therefore, pins X3 and X6 should be externally connected in order to allow proper data flow.

In *BiSS bus loopback* mode it is possible to enter *Encoder Link State*. Only channels 1, 2 and 3 can enter Encoder Link state in this mode. Signals at pins X1 to X3 are directly linked to output pins Q1 to Q3 and signals at pins NX1 to NX3 to output pins NQ1 to NQ3. Altogether, 6 lines are available in *BiSS bus loopback* mode under *Encoder Link State*, as it is shown in Figure 16.



Rev D3, Page 17/41



Figure 17: BiSS bus with node in *BiSS bus loopback* 

Rev D3, Page 18/41

Haus

## INTERNAL PROTECTION AND ERROR SIGNALING

iC-HF is protected against internal overtemperature. When internal temperature is higher than a safety value (cf. *Electrical Characteristics no. 005*), an overtemperature event (OVT) is triggered and all output stages are set to high impedance though internal signal "TRI". Output stages are also left in high impedance if a power-down (PoDo) event is detected.

When the channel outputs are in high impedance, this is signaled through output pin NERR. NERR is an open-drain output and it goes lo when an overtemperature or power-down event is triggered, when OEN is lo, or when NERRI input is set lo.

The logic state of signal at input pin NERRI is directly passed to NERR output. This allows transferring an

error signal from the sensor through iC-HF. If not used, NERRI should always be set hi.

Figure 18 shows an example of using NERRI pin for combining the external NERRI input signal from iC-MH16 with the iC-HF internal OVT and PoDo error signals to NERR output. In this example, iC-HF is in A/B/Z and U/V/W mode, operating as a set of 6 line drivers.

The open drain NERR output is protected against external short circuit. An error LED can be driven directly and used for visual warning or the NERR signal can be connected to a microcontroller interrupt pin.



Figure 18: NERR signaling example in A/B/Z and U/V/W mode

Rev D3, Page 19/41

Haus

#### **REVERSE POLARITY PROTECTION**

iC-HF is protected against applying reverse supply voltage at pins VDD and GND. Connecting a power supply with reverse polarity to an unprotected chip would permanently damage it.

iC-HF has a reverse polarity detection block. When a reverse polarity connection is detected, iC-HF provides the following protection actions:

- · Power supply for internal blocks is disabled
- The RS422 output drivers are supplied by VDD.
- The RS422 output drivers are high impedance when VDD not ok.
- This high impedance when VDD is not includes lines Q1 to Q6, NQ1 to NQ6 and NERR line.

iC-HF also provides extended reverse polarity protection through output power supply lines VDDS (VDD switched) and GNDS (GND switched). These pins are connected to VDD and GND through a protecting switch. When a reverse polarity is detected at VDD/GND, VDDS and GNDS are internally disconnected. If a sensor is supplied by iC-HF through VDDS/GNDS lines, the polarity protection on iC-HF will be extended to the sensor.

VDDS can supply a maximum of 60 mA (cf. *Electrical Characteristics no. 003*). The current consumption of the sensor connected to the protected supply pins should not exceed this value.

Figure 19 shows connection of a sensor through extended reverse polarity protection.



Figure 19: Extended reverse polarity protection

It is possible to connect to iC-HF a sensor that demands more than the maximum permissible load current (cf. *Electrical Characteristics no. 003*). However, connection of the sensor to iC-HF pins VDDS and GNDS should be avoided. A load exceeding this maximum value will prevent iC-HF to comply with electrical characteristic no. 701 and no. 702. Instead, the sensor should be supplied directly through pins VDD and GND. Figure 20 shows an example.

If configuration in Figure 20 is implemented, it must be noticed that iC-HF will still be protected against reverse polarity but this will not be the case of the sensor.



Rev D3, Page 20/41



Figure 20: Example connection for a sensor with exceeding the maximum permissible load current

Figure 21 shows an alternative example. In this case, VDD and GND lines are short-circuited with VDDS and GNDS lines. This configuration option is permitted,

but it is however not recommended. Connecting VDD and GND to VDDS and GNDS prevents having reverse polarity protection in iC-HF.



Rev D3, Page 21/41



Figure 21: Alternative example connection for a sensor with exceeding the maximum permissible load current

Rev D3, Page 22/41

laus

#### **ENCODER LINK SEQUENCE**

All modes A/B/Z and U/V/W, and A/B/Z and BiSS/SSI, and BiSS bus structure, and BiSS loop back modes support *Encoder Link State*. FMSEL1 may have any state and is uncritical for reaching the *Encoder Link State*. In this state some input signals at pins Xi and NXi are linked directly to outputs Qi and NQi. The pins that are linked in the *Encoder Link State* depend on the function mode. In A/B/Z U/V/W 9 lines are available, while in the remaining modes there are 6 lines available. This feature allows having direct access to analog signals of the sensor from pins Qi/NQi for calibration purposes.

To enter *Encoder Link State*, ECM pin must be set hi and two signals must be input at pins Q1 and NQ1 following a specific timing sequence. This timing sequence is called the *Encoder Link Sequence*. No additional pin is needed in to enter *Encoder Link State*. ECM can be used to inhibit entering the *Encoder Link State*. If ECM is lo, the *Encoder Link Sequence* will never be acknowledged.

An example of this sequence is presented in figure 22. The sequence is divided into three time intervals or steps: t1, t2 and t3:

 In the first step both pins Q1 and NQ1 must be driven hi during a specific amount of time. This time is stored by a Finite State Machine and must fulfill the requirements specified by parameter *ts*, which is typically 50 µs (cf. Electrical Characteristics no. 803). Therefore, the following condition must be satisfied:

ts(min) < t1 < ts(max)

• In the second step, both pins Q1/NQ1 must be released. They will go back to complementary state (in *BiSS bus loopback* mode Q1 must be pulled hi and NQ1 lo externally). In the example of figure 22, input X1 is high and therefore Q1 goes high and NQ1 low when released. Q1/NQ1 must be kept in complementary state during an amount of time as close as possible to *t*1. The maximum allowed time tolerance is specified by parameter  $\Delta$ ts, (cf. *Electrical Characteristics no. 804*).

 $(t1 - \Delta ts) < t2 < (t1 + \Delta ts)$ 

• In the final step both pins Q1 and NQ1 must be driven lo during an amount of time as close as possible to *t*1. The following condition must be fulfilled:

 $(t1 - \Delta ts) < t3 < (t1 + \Delta ts)$ 

- After *t*3 is elapsed, pins Q1/NQ1 must be released.
- Once released, iC-HF will enter *Encoder Link State*.

If any of the steps explained above is not fulfilled, the *Encoder Link Sequence* will be interrupted. A new attempt to enter *Encoder Link State* will have to start from the beginning of the *Encoder Link Sequence*.

There are 2 possibilities to exit *Encoder Link State*. Driving ECM pin lo will exit the configuration. Normally, ECM will be connected to VDDS. A power-down event also exits *Encoder Link State*, without the need of an extra pin.



Figure 22: Time diagram of the Encoder Link Sequence

#### iC-PTxxyy/ iC-PT-Hxxyy mode control

iC-HF is a general purpose 6-channel line driver. iC-HF is suitable to be operated with iC-PTxxyy and iC-P-T-Hxxyy opto encoder.

If iC-PTxxyy input pin SEL is lo, A/B mode is selected and iC-PTxxyy delivers complementary digital A/B/Z signals. If iC-PTxxyy input pin SEL is hi, iC-PTxxyy is in A/B mode with two fold interpolation. When iC-HF enters *Encoder Link State* output pin PTC provides VDD/2 to iC-PTxxyy and therefore iC-PTxxyy is forced to enter analog mode. In this analog mode, analog signals from the photosensors are directly output.

In order to improve the noise rejection and stability at pin PTC, an external 10nF capacitor  $C_{\text{PTC}}$  can be added between PTC and GNDS pins.

External pull-up and pull-down resistors at SEL pin can be used in order to select the iC-PTxxyy working mode. iC-HF output PTC pin is used to control the iC-PTxxyy to output analog signals. When Encoder Link mode is entered, PTC delivers VDD/2 voltage. If connected to SEL pin from iC-PTxxyy, this will enter analog mode and signals from the photosensors will be present at output pins Qi/NQi from iC-HF.

Figure 23 shows how to connect iC-PTxxyy and iC-HF in order to force Analog Mode in iC-PTxxyy when iC-HF enters Encoder Link. The recommended resistor values are given in table 7. See page 26 for more information on driving an iC-PTxxyy with iC-HF.

Rev D3, Page 23/41

aus



Figure 23: iC-PTxxyy and iC-HF connection for Analog Mode selection.

| SEL                  | R1 <sup>1)</sup> | R2 <sup>1)</sup> | Operation Mode      |  |
|----------------------|------------------|------------------|---------------------|--|
| 100 % VCC            | 10 kΩ            | open             | ABZ x2 interpolated |  |
| 50 % VCC             | open             | open             | all analog          |  |
| 0 % VCC              | open             | 10 kΩ            | x1 interpolated     |  |
| 1) Exemplary values. |                  |                  |                     |  |



iC-PT-Hxxyy opto encoder include 3 additional working modes. Table 8 gives the recommended resistor values for fixing any working mode and allowing All Analog mode when iC-HF enters Encoder Link.

| SEL                  | R1 <sup>1)</sup> | R2 <sup>1)</sup> | Operation Mode       |  |
|----------------------|------------------|------------------|----------------------|--|
| 100 % VCC            | 2.7 kΩ           | open             | x2 interpolated      |  |
| 75 % VCC             | 12 kΩ            | 48 kΩ            | analog ABZ, dig. UVW |  |
| 50 % VCC             | open             | open             | all analog           |  |
| 25 % VCC             | 48 kΩ            | 12 kΩ            | x4 interpolated      |  |
| 0 % VCC              | open             | 2.7 kΩ           | x1 interpolated      |  |
| 1) Exemplary values. |                  |                  |                      |  |

Table 8: Selection of iC-PT-Hxxyy operation mode by pin SEL.

Rev D3, Page 24/41

#### **RS-422 RECEIVER CONFIGURATION**

In A/B/Z and BiSS/SSI mode, *BiSS bus structure* mode, and *BiSS bus loopback* mode some channels are configured as RS-422 receivers. Table 9 presents the function modes together with the channels that are configured as RS-422 receivers.

| Function mode      | RS-422 receiving channels |
|--------------------|---------------------------|
| A/B/Z and BiSS/ISS | channel 5 and 6           |
| BiSS bus structure | channel 4, 5 and 6        |
| BiSS bus loopback  | channel 4, 5 and 6        |



Some parameters are important in characterizing the receiver: the input voltage (VQi and VNQi), the differential voltage (Vid), and the common mode voltage (Vic), where:

Vid = VQi – VNQi

 $Vic = \frac{VQi+VNQi}{2}$ 

Figure 24 shows these voltages.



Figure 24: RS-422 input sensitivity

#### Possible voltage ranges of RS-422

To comply with the possible voltage ranges of RS-422 standard, the RS-422 receiver must fulfill the following requirements:

- Over an entire common mode voltage ranging from -7 V to 7 V the receiver should not require a differential input voltage of more than |200 mV| to correctly assume the intended binary state.
- The receiver has to maintain correct operation for differential input voltages ranging from 200 mV to 10 V in magnitude.
- The maximum input voltage (VQi, VNQi) shall not exceed 10 V in magnitude.
- The receiver must be able to operate with a maximum differential of 12 V without being damaged.

Figure 25 illustrates the minimum and maximum operating voltages of the receiver.



Figure 25: RS-422 input maximum and minimum operating voltages

It is not allowed in iC-HF to apply negative input signals or signals higher than supply voltage. Following these requirements, table 10 shows the sensitivity, the minimum and the maximum values at the receiver.

| Parameter | Minimum | Maximum |
|-----------|---------|---------|
| Vi(Qx)    | 0 V     | 5.5 V   |
| Vi(NQx)   | 0 V     | 5.5 V   |
| Vid       | 50 mV   | 5.5 V   |
| Vic       | 800 mV  | 5.5 V   |

|--|

To comply with the total voltage ranges of RS-422 external resistors can be placed in line of the input pins each receiver. The resistor value is  $16.9 \text{ k}\Omega$  with a tolerance of 1%. The relative tolerance of both resistors (matching) requires a tolerance of 0.1%. An elegant solution is an integrated resistor network

with a matching better 0.1% e.g. :

- Vishay ACAS 0606 for a point-to-point BiSS interface (MA+/- input) with two resistors each 4 pin package.
- Vishay ACAS 0612 for a BiSS bus structure interface (MA+/-, SLI+/- inputs) with four resistors each 8 pin package.

## iC-HF preliminary 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

It is recommended to locate such optional resistors closely and symmetrically to the related RS-422 input pins. If these resistors are used, the sensitivity, the minimum, and the maximum input voltages at the receiver are shown in table 11. With these resistors in use a measurement between iC-HF and the resistors can be sensitive due to possible additional capacitive load of probe(s).



Figure 26: External resistors layout location example for RS-422 receiver

| Parameter | Minimum | Maximum |
|-----------|---------|---------|
| Vi(RTQx)  | -10 V   | 10 V    |
| Vi(RTNQx) | -10 V   | 10 V    |
| Vid       | 200 mV  | 12 V    |
| Vic       | -7 V    | 7 V     |

Table 11: RS-422 sensitivity and input voltages with external resistors

In addition to the external resistors, the bus termination resistor of  $120 \Omega$  should be placed between both inputs of the receiver. Figure 27 shows this configuration.



**Haus** 



Figure 27: RS-422 receiver with external resistors

iC-HF allows RS-422 communication up to 10 MHz. At high frequencies the performance can be improved by using 1 pF capacitors parallel with each external resistor (excluding the bus termination resistor). Some designs do provide such similar capacity already by layout.

#### Note:

Operating iC-HF sole at full RS422 operational voltage levels will cause permanent damage to the device. The iC-HF is designed to handle 5V RS422 signals on the serial BiSS/SSI interface.

For full  $12 V / -7 / \pm 10 V RS422$  operation the RS422 receiver input resistor networks as described are recommended.

In order to utilize the full RS422 operational voltage range possible protective diodes and TVS diodes need to be RS422 compatible types.

#### Unused/open RS-422 input pins

To avoid oscillations on open or unused pins a stable state is recommended. Unused or open RS-422 input pins can be to be connected to a stable voltage. The voltage of the positive and negative input pin needs to be bigger than the input hysteresis. In the case of unused input pins the Qi and NQi pins should be connected to field sided, different, stable input voltages like VDD and GND.

## Example for stable input voltages on unused/open pins:

- Qi = VDD
- NQi = GND



Haus

#### **APPLICATION EXAMPLES**

All figures indicate only the basic operation with iC-HF and do not contain all details, connections, configurations and options for a working system.

iC-HF can drive a wide range of applications and combinations of sensors and interpolators and their possible signals and interfaces. In this chapter, a group of examples on interconnecting different devices with iC-HF is presented.

• The blocking capacitor at VDD - GND will help to reduce the spikes due to the RS422 drivers switching.

#### iC-PTxxyy/ iC-PT-Hxxyy

Figure 28 shows an example of using iC-HF for driving iC-PTxxyy/ iC-PT-Hxxyy, which are three complementary channel photodiode arrays. iC-P-Txxyy/iC-PT-Hxxyy are supplied through the reverse polarity protected supply pins, VDDS and GNDS.

FMSEL1 and FMSEL2 are set to lo, therefore iC-HF is in *A/B/Z and U/V/W* mode, a 6 channel RS-422 line driver.

A pull-down resistor ( $10 k\Omega$  for iC-PTxxyy,  $2.7 k\Omega$  for iC-PT-Hxxyy) at SEL pin forces iC-PTxxyy/ iC-PT-Hxxyy to work in A/B operation x1 interpolated. Outputs PA, PB, and PZ are connected to pins X1 to X3. There-

 A better blocking against spikes at the iC can be improved by placing the capacitor closer to the iC-HF.

| Function Mode      | iC-PTxxyy<br>iC-PT-Hxxyy | iC-MU | iC-MH16<br>iC-MHM | iC-NQ |
|--------------------|--------------------------|-------|-------------------|-------|
| A/B/Z and U/V/W    | Х                        | Х     | Х                 |       |
| A/B/Z and BiSS/SSI |                          | Х     | Х                 | Х     |

| Table 12: | Applications | and modes |
|-----------|--------------|-----------|
|-----------|--------------|-----------|

fore, A, B, and Z signals are transmitted under RS-422 protocol through channels 1 to 3. Signals U, V, and W are connected to inputs X4 ... X6 and outputs through channels 4 to 6. Set the OEN pin hi for channel enabling.

iC-HF enters *Encoder Link State* when ECM pin is set to hi. Pins NA, NB, and NZ from iC-PTxxyy/ iC-PT-Hxxyy are connected to NX1, NX2, and NX3 respectively. PTC from iC-HF is connected to SEL from iC-PTxxyy/ iC-P-T-Hxxyy. After a successful *Encoder Link Sequence*, SEL/PTC node will be driven at VDDS/2. iC-PTxxyy/H will enter analog mode and all signals will be directly linked to output pins Qi/NQi.



Rev D3, Page 27/41



Figure 28: Example application of iC-PTxxyy/ iC-PT-Hxxyy in A/B operation x1 interpolated with iC-HF

**iC-HF** preliminary 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

Rev D3, Page 28/41

Haus

#### iC-MH16, iC-MH8, iC-MHM

Figure 29 shows an example driving iC-MH16, a 12 bit angular Hall encoder (iC-MH16, iC-MH8, iC-MHM can also be used). iC-HF provides reverse polarity protection.

In this example, FMSEL1 and FMSEL2 are low and *A/B/Z and U/V/W* mode is selected. All 6 channels work as RS-422 line drivers. OEN is set hi and all channels are enabled. iC-MH16 has no complementary outputs, therefore pins NX1 ... NX3 from iC-HF are kept disconnected.

After a valid *Encoder Link Sequence* all connected signals at X1 to X6 will be directly linked to outputs Q1 to Q6.

NERR output from iC-MH16 is connected to input pin NERRI of iC-HF. Any error occurring either on iC-MH16 or on iC-HF will be signaled through NERR output pin from iC-HF.



Figure 29: Example application with iC-MH16 in *A/B/Z and U/V/W* mode Mind voltage and current requirements for programming/zapping OTP devices with iC-HF use.



Rev D3, Page 29/41

iC-MH16 is a BiSS slave. If FMSEL1 from iC-HF is set hi, *A/B/Z and BiSS/SSI* mode is selected and iC-HF can be used to communicate through BiSS with iC-MH16. This is shown in figure 30. Signals U, V, and W are replaced by BiSS signals MA, SLO, and SLI. Input RS-422 signals at channels 5 and 6 in the example include the adaptation resistors, together with the RS-422 bus termination resistor. See page 24 for more information about RS-422 receiver configuration.



Figure 30: Example application with iC-MH16 in A/B/Z and BiSS/SSI mode

Rev D3, Page 30/41

Haus

#### iC-MU

iC-MU is an off-axis nonius encoder with integrated Hall sensors. An example of iC-MU with iC-HF is shown in figure 31.

In this example, iC-MU is in ABZ function and iC-HF in *A/B/Z* and *U/V/W* mode. These signals are deliv-

ered through output pins PB0 to PB2, and PB3. iC-HF provides reverse polarity protection.

A microcontroller communicates with iC-MU. It can automatically enable/disable iC-HF output channels by driving OEN pin. NERR from iC-HF is used as external interrupt.



Figure 31: Example application with iC-MU and microcontroller with iC-HF in A/B/Z and U/V/W mode

Rev D3, Page 31/41

Since ECM pin is held hi, it is possible to enter *Encoder Link State* with the *Encoder Link Sequence* at pins Q1/NQ1. iC-HF is in A/B/Z and U/V/W mode, therefore 9 *Encoder Link* lines are in use. A command can be sent to the microcontroller through I<sup>2</sup>C to modify the state of iC-MU and select analog mode. In this mode, positive and negative sine, and positive and negative cosine signals are output via pins PB0 to PB3. These analog signals are directly linked to iC-HF output pins Q1 to Q4.

In *Encoder Link State*,  $I^2C$  bus lines SCL and SDA are transmitted in the example through pins NQ1 and NQ2.



Figure 32: Example application with iC-MU and microcontroller with iC-HF in Encoder Link State

Rev D3, Page 32/41

As shown in figure 33 iC-MU can also be operated as a BiSS slave. Master clock MA is input through, channel 5, data input SLI though channel 6, and data output SLO is sent through channel 4.

iC-MU is initially in ABZ function, and signals are output in RS-422 protocol by pins Q1, NQ1, Q2, NQ2, and Q3, NQ3. In ABZ function, PB3 provides the error signal from iC-MU. In the example, this signal is connected to NERRI from iC-HF and transferred through NERR.

PB3 is also connected to NX3 from iC-HF. If iC-MU changes to analog function and iC-HF enters *Encoder Link State*, analog signals at PB0 to PB3 will be linked inside iC-HF and output through pins Q1, Q2, Q3, and NQ3.



Figure 33: Example application with iC-MU and iC-HF in A/B/Z and BiSS/SSI mode

Rev D3, Page 33/41

If it is desired to use only three channels of iC-HF (channels 1, 2, and 3), it is possible to implement BiSS communication with no need for extra channels. This can be achieved by using pins NQ1, NQ2, and NQ3. Figure 34 shows this example. of line drivers and signals. PB0, PB1, and PB2 from iC-MU are output through channels 1, 2 and 3 as differential signals. With the *Encoder Link Sequence* at pins Q1/NQ1, iC-HF enters *Encoder Link State*. Pins NQ1, NQ2 and NQ3 are directly connected to NX1, NX2 and NX3 respectively. It is possible to access the BiSS interface of iC-MU through these three lines, as shown in figure 34.

UPD VDD iC-MU series VDDS REVERSE POLARITY PROTECTION GND GNDS ŧ Ť ANA/DIG OUTPUT PB0 Encoder Link Q1 Α 25 NQ1 NX1 Encoder Link PB1 в Q2 X2 1.4 R NQ2 L<sub>NX2</sub> 4 Encoder Link Q3 PB2 Ζ хз z NQ3 Цихз SLO 4 NER PB3 Encoder Link Q4 -X4 ,⊥t, NQ4 Encoder Link Q5 SER INTERFACE X5 PA0 4  $\langle \mathbb{I}$ NO5 Encoder Link Q6 X6 PA1 MA to  $\triangleleft$ NQ6 PA2 SLI BYP EBIS  $\langle \mathbb{I}$ ENCODER LINK REQUEST DETECTION 0Q1 PTC BYPI CONTROL ЕСМ PA3 SLO LOGIC |OEN OVERTEMP POWER DOWN NERR PoDo FMSEL1 OVTO Π 10 κΩ VNA FMSEL2 PoDoO ≥1 iC-HF NERRI SDA SCL 2 12C INTERFACE EEPROM

Figure 34: Example application with iC-MU in A/B/Z mode and iC-HF in *Encoder Link State* with BiSS at channels 1,2, and 3

To achieve this, iC-HF must be configured either in *A/B/Z and U/V/W* mode (as in this example) or in *A/B/Z and BiSS/SSI* mode. In default state, iC-HF is a set

Rev D3, Page 34/41

Haus

### iC-NQC

iC-NQC is a 13-bit sin/cosine-to-digital converter with calibration and can also be driven by iC-HF, as shown in figure 35. iC-HF provides reverse polarity protection to the sensor side interface through pins VDDS and GNDS.

In the example, iC-NQC is a BiSS slave node. iC-HF is configured in *A/B/Z and BiSS/SSI* mode through pins FMSEL2 and FMSEL1. BiSS signals SLO, MA and SLI are carried through iC-HF channels 4, 5 and 6, respectively.

In *Encoder Link State* the TMA mode of iC-NQC can be activated to bypass analog sine/cosine signals on A, B, SDA and SCL signals.

In a default mode, channels 1, 2 and 3 from iC-HF are operated as RS-422 line drivers, outputting A, B and Z signals from iC-NQC. An EEPROM is used in the example and it is accessed via I<sup>2</sup>C bus. I<sup>2</sup>C signals are also connected to iC-HF input pins NX1 and NX2. If iC-HF enters *Encoder Link State*, signals at X1 to X3 and NX1 to NX3 will be directly linked to output pins Q1 to Q3 and NQ1 to NQ3. Therefore, in this configuration the I<sup>2</sup>C bus will be available at pins NQ1 and NQ2.

Error signal from iC-NQC is connected to NERRI of iC-HF. This allows combining an error event from iC-NQC with an error event of iC-HF that is signaled at NERR output of iC-HF.



Figure 35: Example application of iC-NQC with iC-HF

Haus

#### **ADDITIONAL EXAMPLES**

All figures indicate only the basic operation with iC-HF and do not contain all details, connections, configurations and options for a working system.

#### 8 lines encoder operation for ABZ, BiSS and 5V power supply



Figure 36: iC-HF with BiSS + A/B/Z using only 8 lines

The left side of figure 36 shows the standard operation of the incremental encoder with differential lines of A+/A-, B+/B-, Z+/Z-, and 5 V power supply. With active *Encoder Link State* figure 36 on the right side showing the *Encoder Link State* operation of the incremental encoder with TTL lines of A, B, Z, BiSS(MA), BiSS(SLI), BiSS(SLO), and 5 V power supply.

The NERR signal is optional and incorporates a sensor's NERR signal and the iC-HF line driver error status.

The SLI signal is only required if the sensor needs to be operated in a *BiSS* bus structure or if MO control is required.

Rev D3, Page 36/41

## iC-MU with P2P BiSS and iC-HF in Encoder Link State



Figure 37: iC-MU with TTL ABZ and TTL BiSS (MA + SLO)

The iC-MU is forced to be operated with BiSS by PA0 to GND.

with TTL lines of A, B, Z, BiSS(MA), BiSS(SLO), and  $5\,V$  power supply.

The iC-MU SLI input can be forced to GND if the BiSS communication is point-to-point.

With active *Encoder Link State* figure 37 shows the *Encoder Link State* operation of the incremental encoder

The NERR LED signal is optional and incorporates a sensor's NERR signal and the iC-HF line driver error status.

Rev D3, Page 37/41

## iC-LNB with SPI and iC-HF in Encoder Link State



Figure 38: iC-LNB with TTL ABZ and TTL SPI in Encoder Link State

The iC-LNB is configured by the sensor's microcontroller via SPI where iC-LNB is the SPI slave and the microcontroller is the SPI master.

The microcontroller and its flash ROM is configured and accessed by an additional 3 wire capable SPI communication where microcontroller is the SPI slave and the external host is the SPI master. With active *Encoder Link State* figure 38 shows the *Encoder Link State* operation of the incremental encoder with TTL lines of A, B, Z, SPI(CLK), SPI(MISO), SPI(MISO), and 5 V power supply.

The NERR signal is optionally available and incorporates a sensor's NERR signal and the iC-HF line driver error status.



**Haus** 

## **DESIGN REVIEW**

| iC-HF Y |                          |                                   |
|---------|--------------------------|-----------------------------------|
| No.     | Function, parameter/code | Description and application notes |
|         |                          | None at time of release.          |

Table 13: Notes on chip functions regarding iC-HF chip release Y.

# iC-HF 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

Rev D3, Page 39/41

#### **REVISION HISTORY**

| Rel. | Rel. Date* | Chapter | Modification     | Page |
|------|------------|---------|------------------|------|
| A1   | 2014-03-21 |         | Initial release. |      |

| Rel. | Rel. Date* | Chapter                                    | Modification                                                                                             | Page |
|------|------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------|------|
| B1   | 2014-12-10 | ABSOLUTE MAXIMUM RATINGS                   | Item G009: increased from 2 kV to 4 kV                                                                   | 6    |
|      |            | ELECTRICAL<br>CHARACTERISTICS              | Item 506: R Termination = $120 \Omega$ added                                                             | 8    |
|      |            | ELECTRICAL<br>CHARACTERISTICS              | Item 901: Optional C <sub>PTC</sub> 10nF added                                                           | 8    |
|      |            | CHANNEL DESCRIPTION                        | OEN and TRI description added                                                                            | 9    |
|      |            | INTERNAL PROTECTION AND<br>ERROR SIGNALING | Internal signal TRI description added                                                                    | 16   |
|      |            | ENCODER LINK SEQUENCE                      | Time diagram of the Encoder Link Sequence updated and FMSELx signals removed                             | 20   |
|      |            | ENCODER LINK SEQUENCE                      | iC-PTxxyy mode control updated and iC-PT-Hxxyy mode control added                                        | 21   |
|      |            | ENCODER LINK SEQUENCE                      | External capacitor C <sub>PTC</sub> option added                                                         | 21   |
|      |            | APPLICATION EXAMPLES                       | Figure 27 example application of iC-PTxxyy/ iC-PT-Hxxyy updated and OTP devices application detail added | 25   |
|      |            |                                            | TRI added in relevant figures on pages 1, 9, 1114, 1619, 2535                                            | 135  |

| Rel. | Rel. Date* | Chapter                       | Modification                                                  | Page |
|------|------------|-------------------------------|---------------------------------------------------------------|------|
| C1   | 2016-04-08 | ELECTRICAL<br>CHARACTERISTICS | Item 303: Ilk range updated from ±12 $\mu A$ to ±35 $\mu A$   | 8    |
|      |            | APPLICATION EXAMPLES          | Figure 29: iC-MH16 added                                      | 28   |
|      |            | APPLICATION EXAMPLES          | Figure 38: updated wiring quadrature encoder application only | 37   |

| Rel. | Rel. Date* | Chapter                       | Modification                                    | Page                 |
|------|------------|-------------------------------|-------------------------------------------------|----------------------|
| D1   | 2018-05-17 | All                           | Figures updated, blue body                      | 1 36                 |
|      |            | APPLICATION EXAMPLES          | iC-MH replaced by iC-MH16                       | 3, 17, 25,<br>27, 28 |
|      |            | PACKAGING INFORMATION         | Thermal Paddle TP renamed to Backside Paddle BP | 4                    |
|      |            | ELECTRICAL<br>CHARACTERISTICS | Item 009, 010 and 011 added                     | 7                    |
|      |            | APPLICATION EXAMPLES          | NERRI detail on pull resistor in figures added  | 26 33                |
|      |            | FUNCTION DESCRIPTION          | Figure ?? and Figure ??BBL) updated             | ?? and ??            |

| Rel. | Rel. Date* | Chapter                          | Modification                                                | Page |
|------|------------|----------------------------------|-------------------------------------------------------------|------|
| D2   | 2018-10-12 | ELECTRICAL<br>CHARACTERISTICS    | Item 303: symbol updated to Vi(Qx), Vi(NQx)                 | 8    |
|      |            | RS-422 RECEIVER<br>CONFIGURATION | Table 10: Vi updated to Vi(Qx), Vi(NQx)                     | 24   |
|      |            | RS-422 RECEIVER<br>CONFIGURATION | Figure 26 input pins Vi updated to Vi(Qx), Vi(NQx)          | 25   |
|      |            | RS-422 RECEIVER<br>CONFIGURATION | Note regarding 5 V RS422 and full RS422 voltage range added | 25   |
|      |            | RS-422 RECEIVER<br>CONFIGURATION | Example layout for RS422 input receivers added              | 25   |
|      |            | DESIGN REVIEW                    | Chapter added                                               | 38   |

| Rel. | Rel. Date* | Chapter               | Modification                              | Page |
|------|------------|-----------------------|-------------------------------------------|------|
| D3   | 2018-12-21 | ENCODER LINK SEQUENCE | Figure 22 and related description updated | 22   |

\* Release Date format: YYYY-MM-DD

**iC-HF** preliminary 6-CH. ENCODER LINK, RS-422 DRIVER/RECEIVER

#### Rev D3, Page 40/41

Haus

iC-Haus expressly reserves the right to change its products and/or specifications. An Infoletter gives details as to any amendments and additions made to the relevant current specifications on our internet website www.ichaus.com/infoletter and is automatically generated and shall be sent to registered users by email. Copying – even as an excerpt – is only permitted with iC-Haus' approval in writing and precise reference to source.

The data specified is intended solely for the purpose of product description and shall represent the usual quality of the product. In case the specifications contain obvious mistakes e.g. in writing or calculation, iC-Haus reserves the right to correct the specification and no liability arises insofar that the specification was from a third party view obviously not reliable. There shall be no claims based on defects as to quality in cases of insignificant deviations from the specifications or in case of only minor impairment of usability.

No representations or warranties, either expressed or implied, of merchantability, fitness for a particular purpose or of any other nature are made hereunder with respect to information/specification or the products to which information refers and no guarantee with respect to compliance to the intended use is given. In particular, this also applies to the stated possible applications or areas of applications of the product.

iC-Haus products are not designed for and must not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death (*Safety-Critical Applications*) without iC-Haus' specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems. iC-Haus products are not designed nor intended for use in military or aerospace applications or environments or in automotive applications unless specifically designated for such use by iC-Haus.

iC-Haus conveys no patent, copyright, mask work right or other trade mark right to this product. iC-Haus assumes no liability for any patent and/or other trade mark rights of a third party resulting from processing or handling of the product and/or any other use of the product.

Software and its documentation is provided by iC-Haus GmbH or contributors "AS IS" and is subject to the ZVEI General Conditions for the Supply of Products and Services with iC-Haus amendments and the ZVEI Software clause with iC-Haus amendments (www.ichaus.com/EULA).

Rev D3, Page 41/41

Haus

#### **ORDERING INFORMATION**

| Туре                | Package                   | Options | Order Designation |
|---------------------|---------------------------|---------|-------------------|
| iC-HF               | QFN32 5 mm x 5 mm         |         | iC-HF QFN32-5x5   |
| Evaluation<br>Board | 100 mm x 80 mm eval board |         | iC-HF EVAL HF1D   |

Please send your purchase orders to our order handling team:

#### Fax: +49 (0) 61 35 - 92 92 - 692 E-Mail: dispo@ichaus.com

For technical support, information about prices and terms of delivery please contact:

iC-Haus GmbH Am Kuemmerling 18 D-55294 Bodenheim GERMANY Tel.: +49 (0) 61 35 - 92 92 - 0 Fax: +49 (0) 61 35 - 92 92 - 192 Web: http://www.ichaus.com E-Mail: sales@ichaus.com

Appointed local distributors: http://www.ichaus.com/sales\_partners